NXP Semiconductors /MIMXRT1021 /FLEXIO1 /SHIFTCFG[7]

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as SHIFTCFG[7]

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (value00)SSTART 0 (value00)SSTOP 0 (pin)INSRC 0PWIDTH

SSTART=value00, INSRC=pin, SSTOP=value00

Description

Shifter Configuration N Register

Fields

SSTART

Shifter Start bit

0 (value00): Start bit disabled for transmitter/receiver/match store, transmitter loads data on enable

1 (value01): Start bit disabled for transmitter/receiver/match store, transmitter loads data on first shift

2 (value10): Transmitter outputs start bit value 0 before loading data on first shift, receiver/match store sets error flag if start bit is not 0

3 (value11): Transmitter outputs start bit value 1 before loading data on first shift, receiver/match store sets error flag if start bit is not 1

SSTOP

Shifter Stop bit

0 (value00): Stop bit disabled for transmitter/receiver/match store

2 (value10): Transmitter outputs stop bit value 0 on store, receiver/match store sets error flag if stop bit is not 0

3 (value11): Transmitter outputs stop bit value 1 on store, receiver/match store sets error flag if stop bit is not 1

INSRC

Input Source

0 (pin): Pin

1 (shifter_nplus1): Shifter N+1 Output

PWIDTH

Parallel Width

Links

() ()